# Gryphon RF

"RF to Bits" Rackmount Dual Multi-Mode Receivers with Diversity Combiner, RF Modulating Signal Generator and full Dual PCM Processing and Ethernet Data Output with full BERT Functionality



Two Independent C/S/L/Extended P/P/IF Band Multi-Mode Demodulating Receivers with optional RF Modulating Signal Generator.

Two full Dual Bit Sync/Frame Sync/PCM Decommutator/IRIG Time Code Reader/PCM Baseband Simulator with optional Chapter 10 storage/Ethernet transmission, BERT RF/Baseband functionality



Where Technology Soars
A Woman-Owned Small Business
www.ulyssix.com

**Gryphon RF** 

Ulyssix's "RF to Bits" 2U rackmount complete ground-based telemetry system. The Gryphon RF is a custom rackmount solution using the combined advanced Ulyssix Bald Eagle RF and Tarsus3-PCIe-02 with an embedded processor. The full functionality of the combined Ulyssix solution gives the user complete RF and baseband data acquisition with data processing in this single solution. The Gryphon RF is setup and controlled by dual high-resolution color touchscreen displays for complete flexibility using the front panel touchscreen interface. The Gryphon RF solution is powered by the latest INTEL FPGA technology with user upgradable DSP firmware algorithms.

### Gryphon RF Features:

Features Included:
Dual Multi-Mode Receivers
Dual PCM Baseband
IRIG Time Code Reader
PCM Simulator Setup
Internal BERT Operation

### **Optional Features:**

RF Modulating Generator IRIG CH10 Recorder/Playback UDP Frame and Parameter Broadcasting TMoIP Interface





| Input                                   | Input RX                   | LoopBW                | 0.1      | Mei         |
|-----------------------------------------|----------------------------|-----------------------|----------|-------------|
| Code Type                               | RNRZ(11)-F                 | AGC Freeze            |          | Ro          |
| Bit Rate                                | 20 Mbps                    | Auto Polarity         | Off      | FS          |
| Impedance                               | 75 Ohms                    | Polarity              | Normal   |             |
| BS Status                               | BS Rate                    |                       |          |             |
|                                         |                            |                       |          |             |
| Lock                                    | 20000000.0                 | J                     |          |             |
|                                         | 20000000.0<br>c 1 Setup    | Sync Errors           | 0        | Men         |
| rame Syn                                | c 1 Setup                  | Sync Errors Bit Slips | 0 0      |             |
| rame Syn<br>Bits per MF                 | c 1 Setup                  | -                     | -        | Subl        |
| rame Syn<br>Bits per MF<br>FS Pattern B | c 1 Setup<br>256<br>its 32 | Bit Slips             | 0<br>Off | Men<br>Subl |

### **Basic Feature**

The Gryphon RF is a 2U rackmount solution based on the state-of-the-art Ulyssix Bald Eagle RF and Tarsus3 PCM Processing product.

Dual multi-mode receivers with diversity combiners are the basis for the product.

All RF IP algorithms are in FPGA firmware which is customer upgradable giving the end user endless upgrade for future features.

Ulyssix offers extended warranty support which also includes no charge upgrade for future development receiver and PCM processing algorithms.

### Optional RF Generation

Allows user to RF modulate the internal PCM simulator output or use either stored Ulyssix .tad file formats or Chapter 10 format packet PCM data files.

User can perform a full RF through bits BERT analysis using stored pseudo-random patterns or internal stored data files.

RF Multi-mode modulation capability using C/S/L/Extended P/IF frequency bands.

Gryphon RF can also be used as a frequency translator both within the same RF frequency band or between RF frequency bands.

# Storage & Diagnostics

PCM bit sync data is able to be stored using either the built-in USB connectors to external CD/jump drives or out the Ethernet connector.

SFID Lock

Diagnostic feature used to aid Ulyssix in troubleshooting FPGA firmware internal control register configuration from user setup configuration.

Retrieval popup form built-in to the Gryphon RF embedded software which outputs diagnostic file for transfer to Ulyssix for quick system analysis for card configuration errors, setup errors or actual hardware failures.

### Where Technology Soars

# Gryphon RF RF Specifications\*



### **Receiver Specifications**

| Input RF Frequency Range    | C-Band 4400 – 5200 MHz<br>S-Band 2185 – 2485 MHz<br>U/L L-Band 1420 - 1850 MHz<br>P-Band Extended 500 - 1250 MHz<br>P-Band 200-500 MHz<br>IF 70 MHz |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| RF Inputs                   | 2                                                                                                                                                   |
| Frequency Tuning Resolution | 50 kHz                                                                                                                                              |
| Dynamic Range               | -10 dBm to -104 dBm                                                                                                                                 |
| VSWR Ratio                  | 2:1 typical, 2.5:1 maximum                                                                                                                          |
| Noise Figure                | 5 dB typical, 8 dB max                                                                                                                              |
| Maximum Safe RF Input Level | +20 dBm without damage                                                                                                                              |
| Input Impedance             | 50 ohms into SMA connectors                                                                                                                         |
| Spurious signal rejection   | > 60 dBc                                                                                                                                            |

### Signal Processing Specifications

| IF Bandwidth          | 1 kHz to 56 MHz                                                                              |
|-----------------------|----------------------------------------------------------------------------------------------|
| Demodulation Modes    | FM/SOQPSK with future free firmware upgrades for BPSK/QPSK/AUQPSK                            |
| Diversity Combiner    | Polarization, Frequency and Spatial                                                          |
| Combiner Mode:        | Pre-D                                                                                        |
| AFC Tracking          | Optional future: +/- 500 kHz of programmed center frequency with 10 kHz frequency resolution |
| AGC Time Constants    | 1.0 msec, 0.1msec, 0.01msec, selectable                                                      |
| AGC Modes             | Automatic, Manual, Freeze                                                                    |
| AM AGC Out            | AC coupled AM AGC detector output, 50 kHz frequency response, 5 Vpp bipolar or unipolar out  |
| AGC DC Level Detector | DC coupled form 0 to +/- 4VDC for min to max RF AGC attenuation                              |
|                       |                                                                                              |

|                         | quency response, 5 Vpp bipolar or unipolar out                                                                                                    |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| AGC DC Level Detector   | DC coupled form 0 to +/- 4VDC for min to max RF AGC attenuation                                                                                   |
| Physical Specifications |                                                                                                                                                   |
| Dimensions              | 2U 19" rackmount chassis with 100V-240V AC input capability                                                                                       |
| Interface Connectors    | RF inputs and outputs through N-Channel<br>connectors, baseband PCM inputs and outputs<br>through single ended 75 ohm BNC rackmount<br>connectors |
| Manufacturing           | The design utilizes Surface Mount Technology (SMT), manufactured with robotic assembly techniques to IPC-610B Class 2 manufacturing standards     |
| Temperature Range       | Operating: 0°C to 50°C<br>Storage: -20°C to 60°C                                                                                                  |
| Power Consumption:      | Less than 300 Watts                                                                                                                               |

#### **Receiver 1 Waveform**



RF Power -42.8 dBm

### **LQ Tester**

| Sync    | Lock       | Total Errors   | 2         |
|---------|------------|----------------|-----------|
| Update  | Update     | Interval BER   | 0.00E+000 |
| RX Bits | 9.925E+010 | Cumulative BER | 2.02E-011 |
| Seconds | 4960.4     |                |           |

| Insert Error | End Test     |
|--------------|--------------|
|              |              |
|              | Insert Error |



Menu

Meas



## Gryphon RF PCM Baseband Specifications\*

Bit Synchronizer Input Specifications

| , ,                                   |                                                                                                                                         |                         |                                                                                                                                             |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input Data Rate                       | Bit Sync programmable input tunable rates from<br>1 bps to 40 Mbps for NRZ-L/M/S, RNRZ-L and 1<br>bps to 20 Mbps for Bi-Φ L/M/S         | IRIG Codetypes          | IRIG A, B, G & NASA-36                                                                                                                      |  |
|                                       |                                                                                                                                         | Gryphon RF Diagnostics  |                                                                                                                                             |  |
| Input Source                          | 2 independent inputs per bits (Receiver direct internal input, 1 single ended BNC,)                                                     | Version Control         | All current software, firmware and driver version numbers stored for easy retrieval                                                         |  |
| Input Impedance                       | Hi-Z/75Ω/50Ω, single ended input, software selectable                                                                                   | Latest Setup            | Current card setup configuration is stored for verification of proper setup                                                                 |  |
| Maximum Safe Input                    | ± 35 VDC                                                                                                                                | Diagnostic Download     | Direct download to file for transfer to Ulyssix for evaluation and recommendations                                                          |  |
| Input Signal Level                    | 30 mVp-p to 5 Vp-p                                                                                                                      |                         | evaluation and recommendations                                                                                                              |  |
| DC Input Level                        | +/- 5 VDC                                                                                                                               | Physical Specifications |                                                                                                                                             |  |
| Input PCM Codetypes Modes             | NRZ-L/M/S, RNRZ-L, RZ, Bi-Φ L/M/S, program selectable (consult factory for other codetypes)                                             | Dimensions              | 2U 19" rackmount chassis with 100V-240V AC input capability                                                                                 |  |
| Derandomizer Input                    | RNRZ-11/15, forward/reverse, program selectable                                                                                         | Interface Connectors    | RF inputs and outputs through N-Channel connectors, baseband PCM inputs and outputs                                                         |  |
| Input Polarity                        | Normal, inverted or auto selectable using frame sync correlator                                                                         | Manufacturing           | through single ended 75 ohm BNC rackmount connectors                                                                                        |  |
| Bit Synchronizer Data Sp              | Bit Synchronizer Data Specifications                                                                                                    |                         | The design utilizes Surface Mount Technology (SMT), manufactured with robotic assembly techniques to IPC-610B Class 2 manufacturing         |  |
| Loop Bandwidth                        | 0.01% to 3.0%, to the programmed bit rate                                                                                               |                         | standards                                                                                                                                   |  |
| Capture Range                         | +/-3 times of the programmed loop bandwidth                                                                                             | Temperature Range       | Operating: 0°C to 50°C                                                                                                                      |  |
| Data Tracking Range                   | +/-5 times of the programmed loop bandwidth                                                                                             |                         | Storage: -20°C to 60°C                                                                                                                      |  |
| Sync Acquisition                      | Less than 200 bits, typically 100 bits max                                                                                              | Power Consumption:      | Less than 300 Watts                                                                                                                         |  |
| Bit Error Probability                 | Less than 1 dB to theoretical bit sync BER per-                                                                                         | Ordering Options        |                                                                                                                                             |  |
|                                       | formance for bit rates up to 25 Mbps, less than 2 dB to theoretical from 25 Mbps to 33 Mbps, less than 2.7 dB to theoretical to 40 Mbps | Gryphon-RF              | 2U rackmount Dual Multi-Mode RF Receiver with<br>Diversity Combiner C/S/Upper-L/Lower-L/P-<br>Band and Dual PCM Processing capability, IRIG |  |
| PCM Encoder Output                    | TTL and RS422 Level driven                                                                                                              |                         | Time Code Reader, PCM Simulation and BERT                                                                                                   |  |
| PCM Encoder Code Types                | NRZ-L/M/S, RNRZ-L, RZ, Bi-Φ L/M/S or RNRZ<br>11/15, program selectable                                                                  |                         | Tester Option for Bit Error Tester of RF and PCM<br>Data Stream                                                                             |  |
| Clock Output                          | 0°, 90°, 180°, 270°                                                                                                                     | ULX-OPT-Gryphon TX      | RF Modulating Multi-Mode/Multi-Band transmit-<br>ter/generator also with frequency translation<br>capability                                |  |
| Frame Sync/Decommut                   | ator Specifications                                                                                                                     | ULX-OPT-CH10            | Chapter 10 recording and reproducer for both                                                                                                |  |
| Input Data Rate                       | Up to 50 Mbps                                                                                                                           |                         | Chapter 10 disk files and UDP-CH10-Ethernet                                                                                                 |  |
| Input Signals                         | TTL Level single ended, RS-422 differential or<br>direct from Bit Sync section of the PCM Proces-<br>sor, NRZ-L and clock               | ULX-OPT-TMoIP           | packets TMoIP Ethernet output capability to IRG standard TMoIP receiver station and processor                                               |  |
| Word Lengths                          | 3 to 64 bits variable from channel to channel                                                                                           | ULX-OPT-UDP PARAM/FRAME | UDP Frame and/or decom parameter multicast                                                                                                  |  |
| Minor Frame Length                    | 3 to 16,777,216 bits                                                                                                                    | BROADCAST               | or unicast broadcast for external Altair software networking or external data transfer                                                      |  |
| Major Frame Length                    | 1 to 1024 minor frames per major frame                                                                                                  | PCM Simulator Specifica | 5                                                                                                                                           |  |
| PCM bit word order                    | MSB or LSB, word by word basis, program                                                                                                 |                         |                                                                                                                                             |  |
|                                       | selectable                                                                                                                              | Output Data Rate        | 1 bps to 40 Mbps for NRZ-x, RNRZ-L, or 20 Mbps for all others                                                                               |  |
| Frame Sync Pattern                    | 16 to 64 bits                                                                                                                           | Output PCM Codetypes    | NRZ-L/M/S, RNRZ-L 11/15, RZ, Bi-Φ L/M/S,                                                                                                    |  |
| Frame Sync Location                   | Leading the minor frame                                                                                                                 |                         | RNRZ 11/15/, forward/reverse, program select-                                                                                               |  |
| Frame Sync Strategy                   | Search-Check-Lock, programmable counts per step                                                                                         | Output Signal Levels    | able  Data and Clock, TTL, and RS422 level driven                                                                                           |  |
| Subframe Sync                         | FCC or SFID                                                                                                                             | Word Lengths            | 3 to 64 bits, variable length                                                                                                               |  |
| Sync Error Tolerance                  | 0 to 8 bits, program selectable                                                                                                         | Frame Length            | Same as decommutator specs                                                                                                                  |  |
| Bit Slip Window                       | 0 to 9999 bits, program selectable                                                                                                      | ů .                     | ·                                                                                                                                           |  |
| Data Polarity                         | Normal or inverted on a channel by channel basis                                                                                        | Data Words              | Fixed or math functions (sine wave, triangle, square wave, sawtooth, counter) with programmable sample rate                                 |  |
| Asynchronously<br>Embedded Formats    | Supports up 8 asynchronous embedded formats based on computer CPU capability                                                            |                         | made dample rate                                                                                                                            |  |
| Bit Concatenation/Fragmented<br>Words | Software decommutator can combine individual bits from separate PCM words                                                               |                         |                                                                                                                                             |  |
| DAC Output Specification              |                                                                                                                                         |                         |                                                                                                                                             |  |
| Number of Channels                    | 2                                                                                                                                       |                         |                                                                                                                                             |  |

Time Code Reader Specifications

Output Level

1 Vpp to 5 Vpp, selectable in 0.1 Vpp steps,  $\pm$  2.5V offset in 0.1 VDC steps