### Tarsus3 PCIe or cPCI/PXI

40 Mbps PCM Processor - Single or Dual Versions



Single or Dual Bit Sync / Frame Sync / Decommutator /IRIG Time Code Reader / PCM Simulator in PCIe or cPCI/PXI 3U Form Factor



Where Technology Soars
A Woman-Owned Small Business
www.ulyssix.com

### Tarsus3

Ulyssix's 3rd generation PCM processor, the Tarsus3, advances Ulyssix's PCM processing capability by utilizing the PCIe or cPCI/PXI 3U form factor to integrate a single or dual PCM bit sync/frame sync/decommutator/simulator/IRIG time code reader in the same housing with other test and measurement instrumentation (i.e., function generators, scopes, signal conditioning, spectrum analyzers, etc). The Tarsus3 can be setup and controlled using the Ulyssix ALTAIR software, DEWESoft software, IADS software, or custom software easily written using Ulyssix supplied drivers.

### ULYSSIX ALTAIR Software Suite

#### Including:

Tarsus3 setup
Real-Time Data Acquisition
with Graphical Monitoring
Extensive Math Capability
Fully designed and supported at
Ulyssix in USA

#### Optional:

IRIG CH10 Recorder/Playback
UDP Frame and Parameter
Broadcasting
UART PCM Output
TMoIP Interface
IADS Interface



### Bit Synchronizer

Designed using all DSP filter algorithms in FPGA technology for maximum performance capability

Accepts all IRIG 106 PCM code types

Bit Sync programmable input rates from 1 bps to 40 Mbps

Less than 1 dB to theoretical bit sync BER performance

All IRIG 106 codetypes are selectable for PCM output

### Frame Synchronizer

Supports PCM streams from 1 bps up to 50 Mbps

Supports up to 1024 minor frames per major frame and 16Mb per minor frame

Frame Sync Archive capability

Advanced algorithm to allow for varying frame sizes

## Storage & Diagnostics

Optional 32 GB Flash Memory on card storage available for archival of PCM data in 32 bit packed mode Frame Sync Archive playback capability (the flash hardware can be fully disabled for customer non-volatile requirements)

Diagnostic feature used to aid Ulyssix in troubleshooting FPGA firmware internal control register configuration from user setup configuration

Retrieval popup form in ALTAIR & DEWESoft software suites outputs diagnostic file for transfer to Ulyssix for quick system analysis for card configuration errors, setup errors, or actual hardware failures

### Tarsus3

The Tarsus3 PCM Processor board is powered by the latest Intel/Altera Arria V GZ and Cyclone FPGA's with the firmware being user reconfigurable using Ulyssix supplied FlashBurn software with user upgrade capability under maintenance contract. The Tarsus3 is the mothercard to mount the optional Bald Eagle RF daughter card which includes dual receiver with diversity combiner capability, with optional transmitter/frequency converter capability allowing the user to have a complete RF to bits with real-time and post analysis PCM decommutator system in a single board set.



### IRIG Time Code Reader

Separate analog path onto card

Supports IRIG A, B, G, & NASA-36

Used for both IRIG time display and/or minor frame time tag header information

### PCM Simulator

Programmable PCM streams from 1 bps up to 40 Mbps

Ulyssix .tad frame sync file and Chapter 10 Archive playback capability

Fixed major frame simulator utilizing defined waveform & tabular data to output

Forward Error Corrected output capable

Selectable output code type

TTL and RS422 output capability

#### Decommutator

Supports all IRIG Class II decommutator features with variable word length from 3 - 64 bits, format switching, parameter concatenation and asynchronous embedded formats

High speed data transfer of user word selected channels to the PCI bus for disk storage and playback

Two on card DACs for word analog output

Full parameter math processing

Available with two different user friendly Windows GUI based software suites for full setup of format frame, word selection, channel display capability, and optional client/server capability

# Tarsus3

Output Signal Levels

A Woman-Owned Small Business

## Specifications

| Specific                                  | ations                                                                                                                                     |                                                 | _                                                                                                                    |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Bit Synchronizer Input                    | Specifications                                                                                                                             |                                                 |                                                                                                                      |
| Input Data Rate                           | Bit Sync programmable input tunable rates from                                                                                             | Word Lengths                                    | 3 to 64 bits, variable length                                                                                        |
|                                           | 1 bps to 40 Mbps for NRZ-L/M/S, RNRZ-L and 1<br>bps to 20 Mbps for Bi-Φ L/M/S                                                              | Frame Length                                    | Same as decommutator specs                                                                                           |
| Input Source                              | 2 independent inputs (1 single ended BNC, 1 differential Twinax)                                                                           | Data Words                                      | Fixed or math functions (sine wave, triangle, square wave, sawtooth, counter) with programmable sample rate          |
| Input Impedance                           | Hi-Z/75 $\Omega$ /50 $\Omega$ , single ended input, software selectable                                                                    | DAC Output Specification                        |                                                                                                                      |
| Maximum Safe Input                        | ± 35 VDC                                                                                                                                   | Number of Channels                              | 2                                                                                                                    |
| Input Signal Level                        | 30 mVp-p to 5 Vp-p                                                                                                                         | Output Level                                    | 1 Vpp to 5 Vpp, selectable in 0.1 Vpp steps, ± 2.5V                                                                  |
| DC Input Level                            | +/- 5 VDC                                                                                                                                  |                                                 | offset in 0.1 VDC steps                                                                                              |
| Input PCM Codetypes Modes                 | NRZ-L/M/S, RNRZ-L, RZ, Bi-Ф L/M/S, program selectable (consult factory for other codetypes)                                                | Time Code Reader Spec IRIG Codetypes            | Ifications IRIG A, B, G & NASA-36                                                                                    |
| Derandomizer Input                        | RNRZ-11/15, forward/reverse, program selectable                                                                                            | On Card Data Storage                            | 1110 A, B, C & NAOA 30                                                                                               |
| Input Polarity                            | Normal, inverted or auto selectable using frame sync correlator                                                                            | Storage Amount                                  | Up to 32 GB archived data stored in 32-bit packed format                                                             |
| Bit Synchronizer Data S                   | •                                                                                                                                          | Data Retrieval                                  | Through supplied software suite or user generated software using Ulyssix data software driver                        |
| •                                         | •                                                                                                                                          | Tarsus3 Diagnostics                             |                                                                                                                      |
| Loop Bandwidth Capture Range              | 0.01% to 3.0%, to the programmed bit rate +/-3 times of the programmed loop bandwidth                                                      | Version Control                                 | All current software, firmware, and driver version                                                                   |
| Data Tracking Range                       | +/-5 times of the programmed loop bandwidth                                                                                                | . 2.0.0 00.1001                                 | numbers stored for easy retrieval                                                                                    |
| Sync Acquisition                          | less than 200 bits, typically 100 bits max                                                                                                 | Latest Setup                                    | Current card setup configuration is stored for verification of proper setup                                          |
| Bit Error Probability                     | Less than 1 dB to theoretical bit sync BER<br>performance for bit rates up to 25 Mbps, less<br>than 2 dB to theoretical from 25 Mbps to 33 | Diagnostic Download                             | Direct download to file for transfer to Ulyssix for evaluation and recommendations                                   |
|                                           | Mbps, less than 2.7 dB to theoretical to 40 Mbps                                                                                           | Physical Specifications                         |                                                                                                                      |
| PCM Encoder Output PCM Encoder Code Types | TTL and RS422 Level driven NRZ-L/M/S, RNRZ-L, RZ, Bi-Φ L/M/S or RNRZ                                                                       | Dimensions                                      | cPCI 3U form factor, 100mm 160mm<br>PCIe short card configuration                                                    |
| Clock Output                              | 11/15, program selectable<br>0°, 90°, 180°, 270°                                                                                           | Interface Connectors                            | MDM-51 connector to individual BNC breakout cables (other configurations, consult factory)                           |
|                                           |                                                                                                                                            | Manufacturing                                   | The design utilizes Surface Mount Technology (SMT), manufactured with robotic assembly                               |
| Frame Sync/Decommutator Specifications    |                                                                                                                                            |                                                 | techniques to IPC-610B Class 2 manufacturing                                                                         |
| Input Data Rate                           | Up to 50 Mbps                                                                                                                              | Topon gratura Danga                             | standards Operating: 0°C to 70°C                                                                                     |
| Input Signals                             | TTL Level single ended, RS-422 differential or direct from Bit Sync section of the PCM Processor, NRZ-L and clock                          | Temperature Range Power Consumption:            | Operating: 0°C to 70°C<br>Storage: -20°C to 85°C<br>Less than 25 Watts total, for all supplies                       |
| Word Lengths                              | 3 to 64 bits variable from channel to channel                                                                                              | , evid, concampuo                               | +3.3V 3.5 Amps<br>+12V 0.8 Amps                                                                                      |
| Minor Frame Length                        | 3 to 16,777,216 bits                                                                                                                       | Ordering Options                                |                                                                                                                      |
| Major Frame Length                        | 1 to 1024 minor frames per major frame                                                                                                     | Tarsus3-cPCI-01                                 | PCM Processor Card 40 Mbps Bit Sync, Frame                                                                           |
| PCM bit word order                        | MSB or LSB, word by word basis, program selectable                                                                                         | Tarsus3-PCle-01                                 | Sync, Decom, IRIG Time Code Reader and PCM Simulator with Tarsus PCM Software Application                            |
| Frame Sync Pattern                        | 16 to 64 bits                                                                                                                              | Tarsus3-cPCI-DEWE-PROF-01                       | PCM Processor Card 40 Mbps Bit Sync, Frame                                                                           |
| Frame Sync Location Frame Sync Strategy   | Leading the minor frame  Search-Check-Lock, programmable counts per step                                                                   | Tarsus3-PCle-DEWE-PROF-01                       | Sync, Decom, IRIG Time Code Reader, and PCM<br>Simulator with DEWESoft X3 Software Application<br>with PCM Extension |
| Subframe Sync                             | FCC or SFID                                                                                                                                | Tarsus3-cPCI-02Dual                             | 40 Mbps Dual Bit Sync, Dual Frame Sync, Dual                                                                         |
| Sync Error Tolerance                      | 0 to 8 bits, program selectable                                                                                                            | Tarsus3-PCle-02Dual                             | Decommutator, IRIG Time Code Reader, and PCM                                                                         |
| Bit Slip Window                           | 0 to 9999 bits, program selectable                                                                                                         | (DEWESoft version also available) Bald Eagle RF | Simulator with ALTAIR PCM Software Application  Dual Receiver with Diversity Combiner C/S/Upper-                     |
| Data Polarity                             | Normal or inverted on a channel by channel basis                                                                                           | balu Eagle NF                                   | L/Lower-L/P-Band daughter card mounted to the Tarsus3 card. (see Bald Eagle RF for details)                          |
| Asynchronously<br>Embedded Formats        | Supports up 8 asynchronous embedded formats based on computer CPU capability                                                               | Bald Eagle RF-TX                                | Dual Receiver with Diversity Combiner C/S/Upper-L/Lower-L/P-Band with All Band RF transmitter/                       |
| Bit Concatenation/Fragmented-<br>Words    | Software decommutator can combine individual bits from separate PCM words                                                                  |                                                 | RF modulator/frequency converter daughter card mounted to the Tarsus3 card. (see Bald Eagle RF brochure for details) |
| PCM Simulator Specifications              |                                                                                                                                            | ULX-OPT-UART                                    | Upgrade to add 4 UART channel output                                                                                 |
| Output Data Rate                          | 1 bps to 40 Mbps for NRZ-x, RNRZ-L, or 20<br>Mbps for all others                                                                           | ULX-OPT-CH10                                    | Chapter 10 recording and reproducer for both Chapter 10 disk files and UDP-CH10-Ethernet                             |
| Output PCM Codetypes                      | NRZ-L/M/S, RNRZ-L 11/15, RZ, Bi-Ф L/M/S,<br>RNRZ 11/15/, forward/reverse, program<br>selectable                                            | ULX-OPT-LQTESTER                                | packets  BERT Tester Option for Time Latency Measurements and Bit Error Tester of PCM Data Stream                    |
| Output Cignal Lavala                      | Data and Clock TTL and DC422 level driven                                                                                                  | LILY ODT LIDD DADAM/EDAME                       | LIDD Frame and/or decom parameter mulitaget                                                                          |

ULX-OPT-UDP PARAM/FRAME

BROADCAST

Data and Clock, TTL, and RS422 level driven

7470 New Technology Way, Suite B | Frederick, MD 21703-9461

telemetry@ulyssix.com | (p) 301.846.4800 (f) 301.846.0686

networking or external data transfer

\*Specifications are subject to change without notice.

Revised: May 10, 2021

UDP Frame and/or decom parameter mulitcast

or unicast broadcast for external Altair software